# Final Exam <br> CSC 252 <br> 1 May 2023 <br> Computer Science Department <br> University of Rochester 

Instructor: Yuhao Zhu
TAs: Yifan Zhu, Matthew Nappo, Yekai Pan, Toranosuke Ozawa, Zeyu Nie, Yumeng He, Stela Ciko, Nisarg Ujjainkar

Name: $\qquad$

Problem o (3 points):
Problem 1 (17 points):
Problem 2 (20 points):
Problem 3 (24 points):
Problem 4 (48 points):
Problem 5 (16 points)
Problem 6 (12 points)
Total (140 points):

Remember "I don't know" is given 15\% partial credit, but you must erase everything else. This does not apply to extra credit questions.

Your answers to all questions must be contained in the given boxes. Use spare space to show all supporting work to earn partial credit.

You have 180 minutes to work.

Please sign the following. I have not given nor received any unauthorized help on this exam.

Signature: $\qquad$

## Problem o: Warm-up (3 Points)

Are you grateful that 252 is not an elective?
$\square$
Problem 1: Miscellaneous (17 points)
(3 points) Write $0 \times \mathrm{xFACE}$ in binary.
$\square$
(3 points) The fork () system call spawns a new thread in the parent process; True or False?
$\square$
(3 points) malloc () allocates physical memory in DRAM; True or False?
$\square$
(4 points) List two advantages of using virtual memory over physical memory.
$\square$
(4 points) What can happen if multiple threads access resources held by multiple locks?
$\square$

## Problem 2: Floating-Point Arithmetics (20 points)

Part a) (6 points) Basic Arithmetics
(3 points) Write the result of $6+(16 / 64)$ in the normalized binary form
$\square$
(3 points) Compute $1.1 \times 2^{-2} \times 1.001 \times 2^{4}$. Write the result in the normalized binary form. Show your work to earn partial credit.
$\square$

Part b) ( 6 points) True or False questions.
(3 points) The IEEE 754 single precision floating point representation can be used to precisely represent all rational numbers between $o$ and 1.
$\square$
(3 points) The IEEE 754 double precision floating point representation can be used to precisely represent all real numbers between 0 and 1.

Part c) (4 points) Consider the following $C$ code
int $x=0 x 8 f 7$;
int* $\mathrm{pi}=\& x ;$
float* pf = (float*) pi;
Assume data is stored in little-endian format and int variables are 4 bytes aligned. Now we dereference pf and print its value, what will we get?
(a) It will give a Nan
(b) It will give a floating point number equal to the integer $0 \times 8 £ 7$
(c) It will give a subnormal number
(d) There is a syntax error because we cannot cast an int pointer to a float pointer

Part d) (4 points) In most programming languages when we want to calculate $0.3 \times 3.0$, we won't get 9.0; instead we might get something like 0.89999999999999991 . What is the most likely cause of this?
$\square$

## Problem 3: Assembly Programming (24 points)

## Conventions:

1. For this section, the assembly shown uses the AT\&T/GAS syntax opcode sre, dst for instructions with two arguments where sre is the source argument and dst is the destination argument. For example, this means that $\operatorname{mov} \mathbf{a}, \mathbf{b}$ moves the value $\mathbf{a}$ into $\mathbf{b}$ and $\mathbf{c m p} \mathbf{a}, \mathbf{b}$ then jge $\mathbf{c}$ would compare $\mathbf{b}$ to $\mathbf{a}$ then jump to $\mathbf{c}$ if $\mathbf{b} \geq \mathbf{a}$.
2. All C code is compiled on a 64-bit machine, where arrays grow toward higher addresses.
3. We use the x86 calling convention. That is, for functions that take two arguments, the first argument is stored in \%edi (\%rdi) and the second is stored in \%esi (\%rsi) at the time the function is called; the return value of a function is stored in \%eax (\%rax) at the time the function returns.
4. We use the Little Endian byte order when storing multi-byte variables in memory.

The declaration of function y() is given below; its function body is intentionally incomplete. The first parameter of the function, arr, is the pointer to an array of 5 elements. $y()$ will iterate over each element in the arr array exactly once and update each element if and only if a condition is met.

Consider the following assembly code. Before executing the code, $\% r d i$ contains a pointer to an array $[17,7,10,8,15]$ and $\% r s i$ contains the value 10 .

## C code:

```
void y(long* arr, long b){
}
```

Assembly code:

| <irrelevant code | omitted> |  |
| :--- | :--- | :--- |
| 13 | movq | \%rdi, $-24(\% r b p)$ |
| 14 | movq | $\% r s i,-32(\% r b p)$ |
| 15 | movq | $\$ 0,-8(\% r b p)$ |
| 16 | jmp | . L2 |
| 17 | . L4: |  |
| 18 | movq | $-8(\% r b p), \% r a x$ |
| 19 | leaq | $0(, \% r a x, 8), \% r d x$ |
| 20 | movq | $-24(\% r b p), \% r a x$ |
| 21 | addq | $\% r d x, \% r a x$ |
| 22 | movq | $(\% r a x), \% r a x$ |
| 23 | movq | $\% r a x,-16(\% r b p)$ |
| 24 | movq | $-16(\% r b p), \% r a x$ |


| 25 |  | cmpq | -32 (\%rbp), \%rax |
| :---: | :---: | :---: | :---: |
| 26 |  | jge | . L3 |
| 27 |  | movq | -32 (\%rbp), \%rax |
| 28 |  | movq | \%rax, -16(\%rbp) |
| 29 | . L3 : |  |  |
| 30 |  | A | \$1, -8(\%rbp) |
| 31 | . L2 : |  |  |
| 32 |  | cmpq | \$_B_, -8(\%rbp) |
| 33 |  | jle | . L4 |
| 34 |  | ret |  |

(4 points) Which line between line 18 and line 30 is responsible for computing the offset of each array element in arr?
$\square$
(3 points) At the first iteration of the loop (hint: that's when the value stored in -8 (\%rbp) is 0 ) , what is stored in \%rax at the end of line 22?
$\square$
(3 points) What kind of programming structure is used in this function?
a. Do-while
b. While/for
c. Switch statement
d. None of the above
( 6 points) Fill in $\mathbf{A}$ and $\mathbf{B}$ with the proper instruction so that the function behaves as desired.
A:
$\square$
B:
$\square$
(4 points) Describe briefly what the condition is when updating each array element.
$\square$
(4 points) What are the updated array values at the end of this function execution?
$\square$

## Problem 4: Microarchitecture/ISA (48 points)

You are working at Intel and are on the team for designing a new microarchitecture. Your manager gives you components for the standard five-stage pipeline: (F)etch, (D)ecode, (E)xecute, (M)emory and (W)riteback stages, with the same functionality as discussed in the class. The pipelined processor specification you manager give you is as follows:

- (F)etch, (D)ecode, (E)xecute stages take 15 ns
- The (M)emory stage takes 100 ns .
- The (W)riteback stage takes 135 ns
- After each stage there is a pipeline register which has a delay of 15 ns .


## Part a) (12 points)

(3 points) What is the order of the 5 pipeline stages in a typical processor?
$\square$
(3 points) What is the shortest possible clock period for the specification your manager gives you?
$\square$
(3 points) Assuming no stalls or control dependencies of any kind, using the clock frequency you suggested, and that all the stages are occupied with instructions, how many instructions can this processor finish in 750 ns ?
$\square$
(3 points) At the end of which stage is the branch target resolved?

## Part b) (20 points)

Now you want to design an ISA for this machine assuming the following:

- 5 bit address space
- Memory is byte addressable
- Addresses are physical addresses (i.e., no virtual memory)
- Each instruction is 1-byte long; instructions can be padded with 0 at the end if needed
- 4 general purpose registers encoded as:

| Register | Binary |
| :--- | :--- |
| $r 0$ | 00 |
| $r 1$ | 01 |
| $r 2$ | 10 |
| $r 3$ | 11 |

- Three opcodes encoded as:

| Name | Opcode | Behavior |
| :--- | :--- | :--- |
| cmp | oo1 | Performs bitwise AND on two operands |
| jif | o10 | Conditional jump |
| nop | o11 | A no-op instruction |

(8 points) Encode the following program in binary, assuming the instructions start at an absolute address of o.

```
0: cmp r0 r1
1: jif 3
2: nop
3: nop
```

(4 points) How many cycles are expected to be lost when a branch is mispredicted? Write your explanation to earn partial credit.
$\square$
(4 points) Assuming full pipelining, that there are no branch mispredictions, and that all jump instructions are not taken, how many cycles will it take to execute these instructions repeated 10 times? Show your math to earn partial credit.
(4 points) Assuming EVERY branch is mispredicted and that all jump instructions are not taken, how many cycles will it take to execute these instructions repeated 10 times? Show your math to earn partial credit.

## Part c) (16 points)

Now you want to optimize the processor microarchitecture. You are told that you can split any of the stages (except the execute stage) into two stages, and each new stage will be half its original delay. These new stages cannot be split further. ANY number of consecutive stages can also be combined together and the delay of a so-combined stage is the sum of the constituting stages.

Reminder:

- When you split a stage into two pipeline stages, a new pipeline register must be inserted between the two new stages
- When you combine multiple stages into one stage, the pipeline stages between the constituting stages are no longer needed.
(4 points) Suppose you combine the first 4 stages. What is the shortest possible clock period after doing so? Show your math to earn partial credit.
$\square$
(4 points) Assuming no stalls or control dependencies of any kind and all the stages are occupied with instructions, which stage(s) do you need to combine or split so you can maximize the instructions executed per second? Write your explanation to earn partial credit.
(8 points) On top of the decisions you made for your last question, which stage(s) should you split or combine if you are also concerned with minimizing the time lost from branch mispredictions? Write your explanation to earn partial credit.


## Problem 5: Cache (16 points)

For all the questions in this problem, assume that we are using a 16-bit machine with a byte-addressable memory and a N-way set-associative LRU cache (for some unknown N). The cache can hold up to 16 cache lines. Each cache line is 32 bytes ( 256 bits). There are 8 sets in total.
(3 points) How many bits do you need for the offset?
$\square$
(3 points) How many bits do you need for the set?
$\square$
(2 points) How many cachelines are there in each set?
(8 points) The following sequence of memory accesses generates the hits/misses as shown. Some miss/hit entries are intentionally left blank for you to figure out. The cache is initially empty. Note that addresses are written in binary with spaces added between each 4 bits for readability - these splitting points are not necessarily the tag/index/offset boundaries.

Fill in the blanks.

| $\#$ | Address |  | Hit/Miss |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathbf{1}$ | 1100 | 1111 | 0000 | 0000 | Miss |
| 2 | 1101 | 1101 | 0010 | 0000 | Miss |
| 3 | 1101 | 1100 | 0010 | 0000 | Miss |
| 4 | 1100 | 1101 | 0001 | 1011 | Miss |
| 5 | 1100 | 1111 | 0000 | 0011 | Hit |
| 6 | 1100 | 1111 | 1001 | 0001 | Miss |


| 7 | 1100110100001111 | Hit |
| :---: | :---: | :---: |
| 8 | 1101110000000000 | Miss |
| 9 | 1100111100011111 | Miss |
| 10 | 1111111100100000 |  |
| 11 | 1101110100100000 |  |
| 12 | 0101100100110100 |  |
| 13 | 1101110100100100 |  |

## Problem 6: Virtual Memory (12 points +4 points extra credit)

Assume a byte addressable memory with the following characteristics:

1. Size of the virtual memory is $16 \mathrm{MB}\left(1 \mathrm{MB}=2^{20} \mathrm{~B}\right)$
2. Size of the physical memory is 4 MB
3. Page size is 256 Bytes
4. It uses one-level page table

Format of the PTE is shown below:

| Metadata $<2$ bits $>$ | PPN $<$ n bits $>$ |
| :--- | :--- |

(3 points) How many bits do you need to represent the virtual page number (VPN)
$\square$
(3 points) How many bits do you need to represent the physical page number (PPN)
$\square$
(3 points) How many PTEs can you store in a page?
$\square$
(3 points) How many pages does the page table occupy?
$\square$
(4 points extra credit) Now we add a TLB to the machine above. The TLB has 16 entries and is direct-mapped. Which bits in the virtual address are used to index the TLB?
$\square$

